Potrebujete viac?
Množstvo | |
---|---|
1+ | 697,900 € |
INFORMÁCIE O PRODUKTE
Prehľad produktu
EK1HMC7044LP10B is an evaluation board to evaluate the HMC7044 dual loop clock jitter cleaner. The HMC7044 meets the requirements of multicarrier GSM and LTE base station designs and offers a wide range of clock management and distribution features to simplify baseband and radio card clock tree designs. The high performance dual-loop core of the HMC7044 enables the base station designer to attenuate the incoming jitter of a primary system reference clock, such as a CPRI source, with the help of the narrow-band configured first PLL loop, which disciplines an external VCXO and to generate the low phase noise, high frequency clocks with the wider-band second PLL to drive data converter sample clock inputs.
Poznámky
ADI products are only authorized (and sold) for use by the customer and are not to be resold or otherwise passed on to any third party
Technické údaje
Analog Devices
Clock & Timing
Evaluation Board HMC7044LP10BE, USB Interface Board and USB Cable
No SVHC (21-Jan-2025)
HMC7044LP10BE
Clock Jitter Cleaner
-
Technické dokumenty (1)
Legislatíva a životné prostredie
Krajina, v ktorej boli vykonané posledné úpravy pred uvedením do predajaKrajina pôvodu:Philippines
Krajina, v ktorej boli vykonané posledné úpravy pred uvedením do predaja
RoHS
RoHS
Certifikát zhody produktu